A 0.13μm hardware-efficient probabilistic-based noise-tolerant circuit design and implementation with 24.5dB noise-immunity improvement
A 0.13μm hardware-efficient probabilistic-based noise-tolerant circuit design and implementation with 24.5dB noise-immunity improvement
| DOI | Resolve DOI: https://doi.org/10.1109/ASSCC.2007.4425694 |
|---|---|
| Author | Search for: ; Search for: ; Search for: ; Search for: ; Search for: |
| Format | Text, Article |
| Conference | IEEE Asian Solid-State Circuits Conference, November 12-14, 2007, Jeju, Korea |
| Abstract | |
| Publication date | 2007 |
| In | |
| Peer reviewed | Yes |
| NRC publication | This is a non-NRC publication"Non-NRC publications" are publications authored by NRC employees prior to their employment by NRC. |
| NRC number | 504 |
| NPARC number | 8926166 |
| Export citation | Export as RIS |
| Report a correction | Report a correction (opens in a new tab) |
| Record identifier | fc285118-2b56-4923-9be2-7662c56ab7c9 |
| Record created | 2009-04-23 |
| Record modified | 2020-05-10 |
- Date modified: